TU Darmstadt / ULB / TUprints

The TaPaSCo Open-Source Toolflow: for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems

Heinz, Carsten ; Hofmann, Jaco ; Korinth, Jens ; Sommer, Lukas ; Weber, Lukas ; Koch, Andreas (2024)
The TaPaSCo Open-Source Toolflow: for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems.
In: Journal of Signal Processing Systems, 2021, 93 (5)
doi: 10.26083/tuprints-00023535
Article, Secondary publication, Publisher's Version

[img] Text
s11265-021-01640-8.pdf
Copyright Information: CC BY 4.0 International - Creative Commons, Attribution.

Download (1MB)
Item Type: Article
Type of entry: Secondary publication
Title: The TaPaSCo Open-Source Toolflow: for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems
Language: English
Date: 10 December 2024
Place of Publication: Darmstadt
Year of primary publication: May 2021
Place of primary publication: Norwell, Mass.
Publisher: Springer
Journal or Publication Title: Journal of Signal Processing Systems
Volume of the journal: 93
Issue Number: 5
DOI: 10.26083/tuprints-00023535
Corresponding Links:
Origin: Secondary publication DeepGreen
Abstract:

The integration of FPGA-based accelerators into a complete heterogeneous system is a challenging task faced by many researchers and engineers, especially now that FPGAs enjoy increasing popularity as implementation platforms for efficient, application-specific accelerators for domains such as signal processing, machine learning and intelligent storage. To lighten the burden of system integration from the developers of accelerators, the open-source TaPaSCo framework presented in this work provides an automated toolflow for the construction of heterogeneous many-core architectures from custom processing elements, and a simple, uniform programming interface to utilize spatially distributed, parallel computation on FPGAs. TaPaSCo aims to increase the scalability and portability of FPGA designs through automated design space exploration, greatly simplifying the scaling of hardware designs and facilitating iterative growth and portability across FPGA devices and families. This work describes TaPaSCo with its primary design abstractions and shows how TaPaSCo addresses portability and extensibility of FPGA hardware designs for systems-on-chip. A study of successful projects using TaPaSCo shows its versatility and can serve as inspiration and reference for future users, with more details on the usage of TaPaSCo presented in an in-depth case study and a short overview of the workflow.

Uncontrolled Keywords: FPGA, Reconfigurable computing, Design space exploration, System-on-Chip design, Design automation, High-level synthesis, Scalability, Portability, TaPaSCo, Heterogeneous computing, Parallel computing, RISC-V
Status: Publisher's Version
URN: urn:nbn:de:tuda-tuprints-235355
Additional Information:

Part of a collection: Computer Science SDG 7: Affordable and Clean Energy

Classification DDC: 000 Generalities, computers, information > 004 Computer science
Divisions: 20 Department of Computer Science > Embedded Systems and Applications
Date Deposited: 10 Dec 2024 12:59
Last Modified: 19 Dec 2024 08:59
SWORD Depositor: Deep Green
URI: https://tuprints.ulb.tu-darmstadt.de/id/eprint/23535
PPN: 524667667
Export:
Actions (login required)
View Item View Item